Loading...

Proceedings of

6th International Conference on Advances in Computing, Electronics and Communication ACEC 2017

"1.5 BIT/STAGE, 12-BIT PIPELINE ADC DESIGN WITH FOREGROUND CALIBRATION"

ECE OLCAY GUNES LIDA KOUHALVANDI SERCAN AYGUN
DOI
10.15224/978-1-63248-138-2-16
Pages
76 - 80
Authors
3
ISBN
978-1-63248-138-2

Abstract: “In this paper, 12-Bit pipeline ADC is to be designed together with caring non-idealities. Pipeline issue in modern computers is quite advantageous for performance. Such structure can be constructed in analog-to-digital converters to make the performance faster. By considering the non-ideal cases for the design, more realistic outputs are expected. There are several non-ideal effects that lower the ADC performance such as gain error and capacitor mismatches. By using calibration techniques like background or foreground calibration, non-ideal effects can be reduced. In this paper, foreground calibration technique is applied and tabloid results are presented at the end. Modelling of the pipeline ADC is constructed on Matlab Simulink environment.”

Keywords: ADC, data converter, foreground, non-idealities, pipeline, sample and hol

Download PDF