Loading...

Proceedings of

International Conference On Advances In Electronics, Electrical And Computer Science Engineering EEC 2012

"A SOC BASED LOW POWER 8-BIT FLASH ADC IN 45 NM CMOS TECHNOLOGY"

P. SHARMA R. DUTTA
DOI
10.15224/978-981-07-2950-9-9391
Pages
60 - 64
Authors
2
ISBN
978-981-07-2950-9

Abstract: “In modern VLSI design the transistor sizing and scaling has an considerable impact. There are very essential two constrains, which needs serious attention to the VLSI chip designer are high speed and low power consumption. Therefore in this paper an 8-bit 3 Gs/sec flash analog-to-digital converter (ADC) in 45nm CMOS technology is presented for low power and high speed system-on-chip (SoC) applications. This low power 8-bit flash Analog to Digital converter comprises 255 comparators and one thermometer to binary encoder. This flash ADC design is an extended research work of the earlier work related to ADC design using CMOS process technology. The schematic simulation of ADC is done in Tanner-Spice Pro (SEdit) and layout simulation is done in Tanner-Spice Pro (L-Edit) V.15.14. The Simulated result shows the power consumption in Flash ADC is 41.78μw. The Threshold Inverter Quantization (TIQ) technique is proposed to get WPMOS/WNMOS < 1 for transistors to keep the power consumption as low”

Keywords: Threshold Inverter Quantization technique, Modern VLSI

Download PDF