Loading...

Proceedings of

International Conference on Advances in Computer Science and Electronics Engineering CSEE

"LOW POWER 1-BIT 9T FULL ADDER CELL USING XNOR LOGIC"

SHIWANI SINGH, B. P. SINGH K. G. SHARMA TRIPTI SHARMA
DOI
10.15224/978-981-07-1403-1-225
Pages
67 - 69
Authors
4
ISBN
978-981-07-1403-1

Abstract: “In this paper a new low power and high performance 9T adder circuit using XNOR gate architecture is proposed which improves the performance of existing 8T adder by sacrificing the MOS transistor count by one. Simulation results demonstrate the superiority of the proposed adder against existing 8T adder in terms of power consumption and temperature sustainability. The combination of low power and better temperature sustainability makes the proposed full adder an optimal option for low power and energy efficient design. All simulations are performed on 90nm standard model on Tanner EDA tool version 13.0”

Keywords: 8T, 9T, XNOR gate, full adder and low power

Download PDF