Loading...

Proceedings of

International Conference On Advances In Electronics, Electrical And Computer Science Engineering EEC 2012

"LOW-POWER SRAM CELL AT DEEP SUB-MICRON CMOS TECHNOLOGY FOR MULTIMEDIA APPLICATIONS"

R.K.SINGH KANISHK SHARMA MANISHA PATTANAIK NEERAJ KR. SHUKLA R.K.SINGH SHILPI BIRLA
DOI
10.15224/978-981-07-2950-9-9453
Pages
113 - 115
Authors
6
ISBN
978-981-07-2950-9

Abstract: “Our life is filled by various modern electronic products. Semiconductor memories are essential parts of these products and have been growing in performance and density in accordance with Moore's law like all silicon technology. The process technology has been scaling down from last two decades and to get the functional and high yielding design beyond 100-nm feature sizes the existing design approach needs to be modified to deal with the increased process variation interconnects processing difficulties, and other newly physical effects. Considerable increase in gate direct tunneling current in the nano-CMOS regime is because of scaling of gate oxide. Subthreshold leakage and gate direct tunneling current are no longer second-order effects. The effect of gate-induced drain leakage (GIDL) is easily visible designs, such as DRAM and low power SRAM. All these effects cannot be ignored as it will lead to nonfunctional SRAM, DRAM, or any other circuit. Reducing the supply voltage which is now”

Keywords: Tunneling current, GIDL, Feature Size, Process

Download PDF