Loading...

Proceedings of

International Conference on Advances In Engineering And Technology ICAET 2014

"POWER AND DELAY OPTIMIZATION OF 1 BIT FULL ADDER USING MTCMOS TECHNIQUE"

GAURAV SONI SONAM GOUR SWATI S.KUMAR
DOI
10.15224/978-1-63248-028-6-02-100
Pages
229 - 232
Authors
3
ISBN
978-1-63248-028-6

Abstract: “In this paper, a 28T full adder using MTCMOS technique design is proposed. Combinational logic has extensive applications in quantum computing, low power VLSI design and optical computing. Reducing power dissipation is one of the most principle subjects in VLSI design today. The subthreshold leakage current becomes a large component of total power dissipation. Low- power design techniques proposed to minimize the active leakage power in nanoscale CMOS very large scale integration (VLSI) systems. In this paper the active power and delay of full adder is analyzed with or without MTCMOS. The power and delay evaluation has been carried out using extensive simulation on the HSPICE circuit simulator. The simulation results are based on 32nm and 45nm Berkeley Predictive Technology Model (BPTM). By using MTCMOS technique in full adder a reduction is observed in the active power is 98.3% in 32nm and 99.1% in 45nm. The reduction in the delay is the 21% for sum output and 25% for carry output in”

Keywords: Full Adder, low power, CMOS circuits, MTCMOS, Subthreshold leakage current, simulation

Download PDF